Versatile direct and transpose matrix multiplication with chained operations : an optimized architecture using circulant matrices

author
Iakymchuk, Taras
Rosado-Munoz, Alfredo
Mompean, Manuel Bataller
Villora, Jose Vicente Frances
statement of authorship
Taras Iakymchuk, Alfredo Rosado-Muñoz, Manuel Bataller Mompéan, José Vicente Francés Víllora, Emmanuel Ovie Osimiry
journal volume number month
vol. 65, 11
year of publication
pages
p. 3470 - 3479
keyword
arithmetic circuits
arithmetic coprocessor
circulant matrix
matrix multiplication
systolic architecture
ISSN
0018-9340
notes
Bibliogr.: 30 ref
scientific publication
teaduspublikatsioon
classifier
1.1
category (general)
kvartiil
Q1
language
inglise
Iakymchuk, T., Rosado-Munoz, A., Mompean, M.B., Villora, J.V.F., Osimiry, E.O. Versatile direct and transpose matrix multiplication with chained operations : an optimized architecture using circulant matrices // IEEE Transactions on Computers (2016) vol. 65, 11, p. 3470 - 3479. https://doi.org/10.1109/TC.2016.2538235